

# Is Now Part of



# ON Semiconductor®

To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



# FDC6320C Dual N & P Channel , Digital FET

### **General Description**

These dual N & P Channel logic level enhancement mode field effec transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. The device is an improved design especially for low voltage applications as a replacement for bipolar digital transistors in load switching applications. Since bias resistors are not required, this dual digital FET can replace several digital transistors with difference bias resistors.

### **Features**

- N-Ch 25 V, 0.22 A,  $R_{DS(ON)} = 5 \Omega @ V_{GS} = 2.7 V$ .
- P-Ch 25 V, -0.12 A,  $R_{DS(ON)} = 13 \Omega @ V_{GS} = -2.7 V$ .
- Very low level gate drive requirements allowing direct operation in 3 V circuits. V<sub>GS(th)</sub> < 1.5 V.
- Gate-Source Zener for ESD ruggedness.
   >6kV Human Body Model
- Replace NPN & PNP digital transistors.







### **Absolute Maximum Ratings** $T_{\Delta} = 25^{\circ}\text{C}$ unless other wise noted

| Symbol                             | Parameter                                                                          |           | N-Channel  | P-Channel | Units |
|------------------------------------|------------------------------------------------------------------------------------|-----------|------------|-----------|-------|
| V <sub>DSS</sub> , V <sub>CC</sub> | Drain-Source Voltage, Power Supply Voltage                                         |           | 25         | -25       | V     |
| $V_{GSS}, V_{IN}$                  | Gate-Source Voltage,                                                               |           | 8          | -8        | V     |
| <sub>D</sub> , I <sub>O</sub>      | Drain/Output Current - Continuous                                                  |           | 0.22       | -0.12     | А     |
|                                    | - Pulsed                                                                           |           | 0.5        | -0.5      |       |
| <b>)</b>                           | Maximum Power Dissipation                                                          |           | 0.         | 9         | W     |
|                                    |                                                                                    | (Note 1b) | 0.7        |           |       |
| $\Gamma_{J}$ , $T_{STG}$           | Operating and Storage Tempature Ran                                                | ger       | -55 to 150 |           |       |
| ESD                                | Electrostatic Discharge Rating MIL-STD-883D<br>Human Body Model (100pf / 1500 Ohm) |           | 6          |           | kV    |
| THERMA                             | L CHARACTERISTICS                                                                  |           |            |           |       |
| $R_{\thetaJA}$                     | Thermal Resistance, Junction-to-Ambient (Note 1a)                                  |           | 140        |           | °C/W  |
| $R_{\thetaJC}$                     | Thermal Resistance, Junction-to-Case (Note 1)                                      |           | 60         |           | °C/W  |

| Symbol                           | Parameter                                | Conditions                                                       | Туре | Min   | Тур   | Max  | Units  |
|----------------------------------|------------------------------------------|------------------------------------------------------------------|------|-------|-------|------|--------|
| OFF CHAR                         | ACTERISTICS                              | 1                                                                |      | ı     |       |      |        |
| BV <sub>DSS</sub>                | Drain-Source Breakdown Voltage           | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$                  |      | 25    |       |      | V      |
| 500                              |                                          | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$                 | P-Ch | -25   |       |      |        |
| $\Delta BV_{DSS}/\Delta T_{J}$   | Breakdown Voltage Temp. Coefficient      | I <sub>D</sub> = 250 μA, Referenced to 25 °C                     | N-Ch |       | 25    |      | mV /°C |
|                                  |                                          | I <sub>D</sub> = -250 μA, Referenced to 25 °C                    | P-Ch |       | -20   |      |        |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current          | $V_{DS} = 20 \text{ V}, \ V_{GS} = 0 \text{ V},$                 | N-Ch |       |       | 1 μΑ |        |
|                                  |                                          | $T_J = 55^{\circ}C$                                              |      |       |       | 10   |        |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current          | $V_{DS} = -20 \text{ V}, \ V_{GS} = 0 \text{ V},$                | P-Ch |       |       | -1   | μΑ     |
|                                  |                                          | $T_J = 55^{\circ}C$                                              |      |       |       | -10  |        |
| I <sub>GSS</sub>                 | Gate - Body Leakage Current              | $V_{GS} = 8 \text{ V}, \ V_{DS} = 0 \text{ V}$                   | N-Ch |       |       | 100  | nA     |
|                                  |                                          | $V_{GS} = -8 \text{ V}, V_{DS} = 0 \text{ V}$                    | P-Ch |       |       | -100 | nA     |
| ON CHARA                         | CTERISTICS (Note 2)                      |                                                                  |      | •     | •     |      | •      |
| $\Delta V_{GS(th)}/\Delta T_{J}$ | Gate Threshold Voltage Temp. Coefficient | $I_D = 250 \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$     | N-Ch |       | -2.1  |      | mV/°C  |
|                                  |                                          | $I_D$ = -250 $\mu$ A, Referenced to 25 $^{\circ}$ C              | P-Ch |       | 1.9   |      |        |
| V <sub>GS(th)</sub>              | Gate Threshold Voltage                   | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$                       | N-Ch | 0.65  | 0.85  | 1.5  | V      |
|                                  |                                          | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$                      | P-Ch | -0.65 | -1    | -1.5 |        |
| R <sub>DS(ON)</sub>              | Static Drain-Source On-Resistance        | $V_{GS} = 2.7 \text{ V}, I_D = 0.2 \text{ A}$                    | N-Ch |       | 3.8   | 5    | Ω      |
|                                  |                                          | T <sub>J</sub> =125°0                                            | ;    |       | 6.3   | 9    |        |
|                                  |                                          | $V_{GS} = 4.5 \text{ V}, I_{D} = 0.4 \text{ A}$                  |      |       | 3.1   | 4    |        |
|                                  |                                          | $V_{GS} = -2.7 \text{ V}, I_{D} = -0.05 \text{ A}$               | P-Ch |       | 10.6  | 13   |        |
|                                  |                                          | T <sub>J</sub> =125°0                                            | ;    |       | 15    | 21   |        |
|                                  |                                          | $V_{GS} = -4.5 \text{ V}, I_{D} = -0.2 \text{ A}$                |      |       | 7.9   | 10   |        |
| I <sub>D(ON)</sub>               | On-State Drain Current                   | $V_{GS} = 2.7 \text{ V}, \ V_{DS} = 5 \text{ V}$                 | N-Ch | 0.2   |       |      | Α      |
|                                  |                                          | $V_{GS} = -2.7 \text{ V}, \ V_{DS} = -5 \text{ V}$               | P-Ch | -0.05 |       |      |        |
| $g_{FS}$                         | Forward Transconductance                 | $V_{DS} = 5 \text{ V}, I_{D} = 0.4 \text{ A}$                    | N-Ch |       | 0.2   |      | S      |
|                                  |                                          | $V_{DS} = -5 \text{ V}, I_{D} = -0.2 \text{ A}$                  | P-Ch |       | 0.135 |      |        |
| DYNAMIC C                        | HARACTERISTICS                           |                                                                  | T    | 1     | 1     |      |        |
| C <sub>iss</sub>                 | Input Capacitance                        | N-Channel                                                        | N-Ch |       | 9.5   |      | pF     |
|                                  |                                          | $V_{DS} = 10 \text{ V}, \ V_{GS} = 0 \text{ V},$<br>f = 1.0  MHz | P-Ch |       | 11    |      |        |
| C <sub>oss</sub>                 | Output Capacitance                       | D Channel                                                        | N-Ch |       | 6     |      | pF     |
|                                  |                                          | P-Channel<br>$V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V},$     | P-Ch |       | 7     |      |        |
| $C_{rss}$                        | Reverse Transfer Capacitance             | f = 1.0 MHz                                                      | N-Ch |       | 1.3   |      | pF     |
|                                  |                                          |                                                                  | P-Ch |       | 1.4   |      |        |

| <b>DMOS Electrical Characteristics</b> (T <sub>A</sub> = 25 °C unless otherwise noted ) |                                       |                                                                          |          |     |       |      |       |
|-----------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------|----------|-----|-------|------|-------|
| Symbol                                                                                  | Parameter                             | Conditions                                                               | Туре     | Min | Тур   | Max  | Units |
| SWITCHI                                                                                 | NG CHARACTERISTICS (Note 2)           |                                                                          | <u>'</u> |     | •     |      |       |
| t <sub>D(on)</sub>                                                                      | Turn - On Delay Time                  | N-Channel                                                                | N-Ch     |     | 5     | 11   | nS    |
|                                                                                         |                                       | $V_{DD} = 6 \text{ V}, I_{D} = 0.5 \text{ A},$                           | P-Ch     |     | 6     | 12   |       |
| t,                                                                                      | Turn - On Rise Time                   | $V_{GS} = 4.5 \text{ V}, R_{GEN} = 50 \Omega$                            | N-Ch     |     | 4.5   | 10   | nS    |
|                                                                                         |                                       |                                                                          | P-Ch     |     | 6     | 12   |       |
| t <sub>D(off)</sub>                                                                     | Turn - Off Delay Time                 | P-Channel                                                                | N-Ch     |     | 4     | 10   | nS    |
|                                                                                         |                                       | $V_{DD} = -6 \text{ V}, I_{D} = -0.5 \text{ A},$                         | P-Ch     |     | 7.4   | 15   |       |
| t,                                                                                      | Turn - Off Fall Time                  | $V_{GEN}$ = -4.5 V, $R_{GEN}$ = 50 $\Omega$                              | N-Ch     |     | 3.2   | 8    | nS    |
|                                                                                         |                                       |                                                                          | P-Ch     |     | 4     | 10   | ]     |
| $\overline{Q_g}$                                                                        | Total Gate Charge                     | N-Channel                                                                | N-Ch     |     | 0.29  | 0.4  | nC    |
|                                                                                         |                                       | $V_{DS} = 5 \text{ V},$<br>$I_D = 0.2 \text{ A}, V_{GS} = 4.5 \text{ V}$ | P-Ch     |     | 0.23  | 0.32 |       |
| $Q_{gs}$                                                                                | Gate-Source Charge                    | I <sub>D</sub> = 0.2 A, V <sub>GS</sub> = 4.3 V                          | N-Ch     |     | 0.105 |      | nC    |
|                                                                                         | Gate-Drain Charge                     | P-Channel<br>V <sub>DS</sub> = -5 V,                                     | P-Ch     |     | 0.12  |      |       |
| $Q_{gd}$                                                                                |                                       | $I_{D} = -0.2A, V_{GS} = -4.5 \text{ V}$                                 | N-Ch     |     | 0.045 |      | nC    |
|                                                                                         |                                       |                                                                          | P-Ch     |     | 0.03  |      |       |
| DRAIN-SC                                                                                | DURCE DIODE CHARACTERISTICS AND       | MAXIMUM RATINGS                                                          |          |     |       |      |       |
| $I_s$                                                                                   | Maximum Continuous Drain-Source Diode | Forward Current                                                          | N-Ch     |     |       | 0.5  | Α     |
|                                                                                         |                                       |                                                                          | P-Ch     |     |       | -0.5 |       |
| $V_{\text{SD}}$                                                                         | Drain-Source Diode Forward Voltage    | $V_{GS} = 0 \text{ V}, I_{S} = 0.5 \text{ A} \text{ (Note 2)}$           | N-Ch     |     | 0.97  | 1.3  | V     |
|                                                                                         |                                       | $V_{GS} = 0 \text{ V}, I_{S} = -0.5 \text{ A} \text{ (Note 2)}$          | P-Ch     |     | -1    | -1.3 |       |

#### Notes:

Typical  $R_{_{\theta,M}}$  using the board layouts shown below on FR-4 PCB in a still air environment:



a. 140°C/W on a 0.125 in² pad of 2oz copper.



b. 180°C/W on a 0.005 in² of pad of 2oz copper.

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width  $\leq$  300µs, Duty Cycle  $\leq$  2.0%.

<sup>1.</sup>  $R_{g,A}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{g,C}$  is guaranteed by design while  $R_{g,CA}$  is determined by the user's board design.

# Typical Electrical Characteristics: N-Channel



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On Resistance Variation with Gate-To- Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

# Typical Electrical Characteristics: N-Channel (continued)





Figure 7. Capacitance Characteristics.

Figure 8. Gate Charge Characteristics.





Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.

# **Typical Electrical Characteristics: P-Channel**



Figure 11. On-Region Characteristics.



Figure 13. On-Resistance Variation with Temperature.



Figure 15. Transfer Characteristics.



Figure 12. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 14. On Resistance Variation with Gate-To- Source Voltage.



Figure 16. Body Diode Forward Voltage Variation with Source Current and Temperature.

# **Typical Electrical Characteristics: P-Channel (continued)**





Figure 17. Gate Charge Characteristics.

Figure 18. Maximum Safe Operating Area.





Figure 19. Capacitance Characteristics.

Figure 20. Single Pulse Maximum Power Dissipation.



Figure 21. Transient Thermal Response Curve.

Note: Thermal characterization performed using the conditions described in note 1b.Transient thermal response will change depending on the circuit board design.

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SMART START™  $VCX^{TM}$ FAST ® OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN™ SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™  $HiSeC^{TM}$ SuperSOT™-8  $Power Trench^{\, @}$ DOME™ SyncFET™ EcoSPARK™ ISOPLANAR™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™  $OS^{TM}$ EnSigna™ MicroFET™ TruTranslation™ QT Optoelectronics™

STAR\*POWER is used under license

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. H4

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative